Publications
Patents
- H. Asadi, M. Kishani, and S. Ahmadian, “Cache management in a hyperconverged infrastructure,” US Patent, Application No. 18358618, Filed: Jan. 25, 2024.
- H. Asadi and E. Cheshmikhani, “
Reducing Read Disturbance Error in Tag Array”, US Patent, Patent No. 11,430,499, Filed: March 18, 2021, Granted: Aug. 30, 2022.
- H. Asadi, E. Nezamfar, and Z. Seifoori, “Configurable Logic Block for Implementing a Boolean Function”, US Patent, Patent No. 11,088,693, Filed: July 2020, Granted: August 2021.
- H. Asadi, E. Cheshmikhani, and H. Farbeh, “Preventing Read Disturbance Accumulation in a Cache Memory”, US Patent, Patent No. 11,249,841, Filed: Feb. 24, 2020, Granted: Feb. 15, 2022.
- H. Asadi, R. Salkhordeh, and S. Ebrahimi, “Reconfigurable Caching”, US Patent, Patent No. 10,824,562, Filed: Jan. 9, 2019, Granted: Nov. 3 2020.
- H. Asadi and S. Ahmadian, “Cache Allocation to a Virtual Machine”, US Patent, Patent No. 11,210,125, Filed: Jan. 19, 2019, Granted: Dec. 28, 2021.
- H. Asadi, Z. Ebrahimi, and B. Khaleghi, “Programmable Logic Design”, US Patent, Patent No. 10,312,918, Filed: Feb. 13, 2018, Granted: June 4, 2019.
- H. Asadi, R. Salkhordeh, and S. Ebrahimi, “OS-Level Data Tiering to Improve Performance of RAID Arrays”, Iran State Organization for Deeds and Properties, Application No. 139450140003002937, Approved, Feb. 2017.
- H. Asadi, R. Salkhordeh, and S. Ebrahimi, “Re-configurable I/O Caching Architecture with Online Workload Characterization”, Iran State Organization for Deeds and Properties, Pending, 2016.
Editorials, Books, and Book Chapters
- Z. Seifoori, Z. Ebrahimi, B. Khaleghi, H. Asadi, "Dark Silicon and Future On-chip Systems: Emerging SRAM-based FPGA Architectures in Dark Silicon Era”, Book Chapter in Avances in Computers, Vol. 110, Aug. 2018.
- H. Asadi, P. Ienne, and H. Sarbazi-Azad, “Guest Editors’ Introduction: Architecture of Future Many Core Processors", Elsevier’s Microprocessors and Microsystems Journal, To Appear, 2017.
- H. Asadi, P. Ienne, and H. Sarbazi-Azad, “Guest Editors’ Introduction: Special Issue on Emerging Memory Technologies in Very Large Scale Computing and Storage Systems”, IEEE Transactions on Computers,Vol. 65, Issue 4, 2016.
- M. Jamzad, A. Movaghar, and H. Asadi (Editors), “Artificial Intelligence and Signal Processing”, Springer Cham Heidelberg, Communications in Computer and Information Science Series, Vol. 427, Oct. 2014.
- A.H. Jahangir, A. Movaghar, and H. Asadi (Editors), “Computer Networks and Distributed Systems”, Springer Cham Heidelberg, Communications in Computer and Information Science Series, Vol. 428, Oct. 2014.
Journal Papers
- M. Karimi, R. Salkhordeh, A. Brinkmann, and H. Asadi, “HybRAID: A High-Performance Hybrid RAID Storage Architecture for Write-Intensive Applications in All-Flash Storage Systems”, IEEE Transactions on Parallel and Distributed Systems, In press, 2025.
- P. Raaf, A. Brinkmann, E. Borba, H. Asadi, S. Narasimhamurthy, J. Bent, M. El-Batal, and R. Salkhordeh, “From SSDs Back to HDDs: Optimizing VDO to Support Inline Deduplication and Compression for HDDs as Primary Storage Media”, ACM Transactions on Storage, Vol. 20, Issue 4, Nov. 2024.
- M. Ajdari, B. Montazerzohour, K. Abdi, and H. Asadi, “ Empirical Architectural Analysis on Performance Scalability of Petascale All-Flash Storage Systems”, IEEE Computer Architecture Letters, Vol. 23, July-Dec. 2024.
- M. Kishani, Z. Becvar, M. Nikooroo, and H. Asadi, “Joint Optimization of Communication and Storage Latencies for Vehicular Edge Computing”, IEEE Transactions on Intelligent Transportation Systems, Vol. 25, Issue 6, Dec. 2023.
- Z. Seifoori, B. Omidi, and H. Asadi, “PERA: Power Efficient Routing Architecture for SRAM-Based FPGAs in Dark Silicon Era”, IEEE Transactions on VLSI, Vol. 31. No. 12, Oct. 2023.
- M. Ajdari, P. Raaf, M. Kishani, R. Salkhordeh, H. Asadi, and A. Brinkmann, “An Enterprise-Grade Open-Source Data Reduction Architecture for All-Flash Storage Systems”, Proceedings of the ACM on Measurement and Analysis of Computer Systems, Vol. 6, No. 2, June 2022.
- M. Hadizadeh, E. Cheshmikhani, M. Rahmanpour, O. Mutlu, and H. Asadi, “CoPA: Cold Page Awakening to Overcome Retention Failures in STT-MRAM Based I/O Buffers”, IEEE Transactions on Parallel & Distributed Systems (TPDS), In Press, 2022.
- M. Tarihi, S. Azadvar, A. Tavakkol, H. Asadi, and H. Sarbazi-Azad, “Quick Generation of SSD Performance Models Using Machine Learning”, IEEE Transactions on Emerging Topics in Computing (TETC), Vol. 10, Issue 4, Oct.-Dec. 2022.
- S. Ebrahimi, R. Salkhordeh, S.A. Osia, A. Taheri, H.R. Rabiee, and H. Asadi, “RC-RNN: Reconfigurable Cache Architecture for Storage Systems Using Recurrent Neural Networks”, IEEE Transactions on Emerging Topics in Computing (TETC), Vol. 10, Issue 3, July-Sept. 2022.
- E. Cheshmikhani, H. Farbeh, and H. Asadi, “3RSeT: Read Disturbance Rate Reduction in STT-MRAM Caches by Selective Tag Comparison”, IEEE Transactions on Computers (TC), Vol. 71, Issue 6, June 2022.
- S. Ahmadian, F. Taheri, and H. Asadi, “Evaluating Reliability of SSD-Based I/O Caches in Enterprise Storage Systems”, IEEE Transactions on Emerging Topics in Computing (TETC), Vol. 4, Issue 4, 2021.
- Z. Seifoori, H. Asadi, and M. Stojilovic, “Shrinking FPGA Static Power via Machine Learning-Based Power Gating and Enhanced Routing”, IEEE Access, Vol. 9, May 2021.
- S. Ahmadian, R. Salkhordeh, O. Mutlu, and H. Asadi, “ETICA: Efficient Two-Level I/O Caching Architecture for Virtualized Platforms”, IEEE Transactions on Parallel & Distributed Systems (TPDS), Vol. 32, Issue 10, October 2021.
- M. Kishani, S. Ahmadian, and H. Asadi, “A Modeling Framework for Reliability of Erasure Codes in SSD Arrays”, IEEE Transactions on Computers (TC), Vol. 69, Issue 5, May 2020.
- E. Cheshmikhani, H. Farbeh, and H. Asadi, “A System-Level Framework for Analytical and Empirical Reliability Exploration of STT-MRAM Caches", IEEE Transactions on Reliability (TR), Vol. 69, Issue 2, June 2020.
- R. Salkhordeh, O. Mutlu, and H. Asadi, “An Analytical Model for Performance and Lifetime Estimation of Hybrid DRAM-NVM Main Memories,” IEEE Transactions on Computers (TC), Vol. 68, Issue 8, August 2019.
- R. Salkhordeh, M. Hadizadeh, and H. Asadi, “An Efficient Hybrid I/O Caching Architecture Using Heterogeneous SSDs,” IEEE Transactions on Parallel & Distributed Systems (TPDS), Vol. 30, Issue 6, June 2019.
- M. Kishani, M. B. Tahoori, and H. Asadi, “Dependability Analysis of Data Storage Systems in Presence of Soft Errors”, IEEE Transactions on Reliability (TR), Vol. 68, Issue 1, March 2019.
- B. Khaleghi, B. Omidi, H. Amrouch, J. Henkel, and H. Asadi, “Estimating and Mitigating Aging Effects in Routing Network of FPGAs,” IEEE Transactions on VLSI (TVLSI), Vol. 27, Issue 3, March 2019.
- O. Ranjbar, S. Bayat-Sarmadi, F. Pooyan, H. Asadi, “A Unified Approach to Detect and Distinguish Hardware Trojans and Faults in SRAM-based FPGAs”, Journal of Electronic Testing: Theory and Applications (JETTA), March 2019.
- E. Cheshmikhani, H. Farbeh, S.G. Miremadi, and H. Asadi, “TA-LRW: A Replacement Policy for Error Rate Reduction in STT-MRAM Caches”, IEEE Transactions on Computers (TC), Vol. 68, No. 3, March 2019.
-
S. Tamimi, Z. Ebrahimi, B. Khaleghi, and H. Asadi, “An Efficient SRAM-based Reconfigurable Architecture for Embedded Processors”, IEEE Transactions on CAD (TCAD), Vol. 38, Issue 3, March 2019.
- M. Kishani and H. Asadi, “Modeling Impact of Human Errors on the Data Unavailability and Data Loss of Storage Systems”, IEEE Transactions on Reliability (TR), Vol. 67, Issue 3, Sept. 2018.
-
B. Khaleghi and H. Asadi, "A Resistive RAM-Based FPGA Architecture Equipped with Efficient Programming Circuitry”, IEEE Transactions on Circuits and Systems I: Regular Papers (TCAS-I), Vol. 65, Issue 7, July 2018.
-
S. Ahmadian, O. Mutlu, and H. Asadi, “ECI-Cache: A High-Endurance and Cost-Efficient I/O Caching Scheme for Virtualized Platforms”, Proceedings of the ACM on Measurement and Analysis of Computing Systems, Vol. 2, No. 1, March 2018.
-
R. Salkhordeh, S. Ebrahimi, and H. Asadi, “ReCA: an Efficient Reconfigurable Cache Architecture for Storage Systems with Online Workload Characterization”, IEEE Transactions on Parallel & Distributed Systems (TPDS), Vol. 29, Issue 7, July 2018.
- Z. Ebrahimi, B. Khaleghi, and H. Asadi, "PEAF: A Power-Efficient Architecture for SRAM-Based FPGAs Using Reconfigurable Hard Logic Design in Dark Silicon Era", IEEE Transactions on Computers (TC), Special Section on Innovation in Reconfigurable Computing Fabrics: from Devices to Architectures, Vol. 66, Issue 6, June 2017.
- S. Yazdanshenas, B. Khaleghi, P. Ienne, and H. Asadi, “Designing Low Power and Durable Digital Blocks Using Shadow Nano-Electromechanical Relays,” IEEE Transactions on Very Large Scale Integration Systems (TVLSI), Vol. 24, Issue 12, Dec. 2016.
- H. Farbeh, N.S. Mirzadeh, N. Farhady, S.G. Miremadi, M. Fazeli, and H. Asadi, "A Cache-Assisted ScratchPad Memory for Multiple Bit Error Protection", IEEE Transactions on Very Large Scale Integration Systems (TVLSI), Vol. 24, Issue 11, Nov. 2016.
- M. Ebrahimi, H. Asadi, R. Bishnoi, and M. B. Tahoori, Layout-based Modeling and Mitigation of Multiple Event Transients, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), Vol. 35, No. 3, March 2016.
- M. Tarihi, H. Asadi, A. Haghdoost, M. Arjomand, and H. Sarbazi-Azad, “A Hybrid Non-Volatile Cache Design for Solid-State Drives Using Comprehensive I/O Characterization,” IEEE Transactions on Computers (TC), Vol. 65, Issue 6, 2016.
- S. Yazdanshenas, H. Asadi, and B. Khaleghi, A Scalable Dependability Scheme for Routing Fabric of SRAM-Based Reconfigurable Devices, IEEE Transactions on Very Large Scale Integration Systems (TVLSI), Vol. 23, No. 9, September 2015.
- S. Alinezhad, Z. Delavari, H. Asadi, and S. G. Miremadi, On Endurance and Performance of Erasure Codes in SSD-based Storage Systems, Elsevier Microelectronics Reliability (MR), Vol. 55, 2015.
- M. Tarihi, H. Asadi, and H. Sarbazi-Azad, DiskAccel: Accelerating Disk-Based Experiments by Representative Sampling, ACM Performance Evaluation Review (Special Issue on ACM SIGMETRICS-2015 Conference), Vol. 43, Issue 1, June 2015.
- R. Salkhordeh, H. Asadi, and S. Ebrahimi, “Operating System Level Data Tiering Using Online Workload Characterization,” Journal of Supercomputing, 2015.
- B. Khaleghi, H. Asadi, A. Ahari, and S. Bayat-Sarmadi, “FPGA-based Protection Scheme against Hardware Trojan Horse Insertion Using Dummy Logic,” IEEE Embedded Systems Letters, Vol. 7, No. 2, 2015.
- S. Yazdanshenas and H. Asadi, Fine-Grained Architecture in Dark Silicon Era for SRAM-Based Reconfigurable Devices, IEEE Transactions on Circuits and Systems II, Vol. 61, Issue 10, Oct. 2014.
- S. Rezaei, S.G. Miremadi, H. Asadi, and M. Fazeli, “Soft Error Estimation and Mitigation of Digital Circuits by Characterizing Input Patterns of Logic Gates,” Elsevier Microelectronics Reliability, Vol. 54, Issue 6-7, June-July 2014.
- H. Asadi, A. Haghdoost, M. Ramezani, N. Elyasi, and A. Baniasadi, “CEDAR: Modeling Impact of Component Error Derating and Read Frequency on System-Level Vulnerability in High-Performance Processors”, Elsevier Microelectronics Reliability, Vol. 54, Issue 5, May 2014.
- F. Rajaei Salmasi, H. Asadi, and M. GhasemiGol, Impact of Stripe Unit Size on Performance and Endurance of SSD-Based RAID Arrays, Scientia Iranica, Transactions D, Vol. 20, No 6, pp. 1978-1998, Dec. 2013.
- Z. Ghaderi, S.G. Miremadi, H. Asadi, and M. Fazeli, “HAFTA: Highly Available Fault-Tolerant Architecture to Protect SRAM-Based Reconfigurable Devices against Multiple Bit Upsets, IEEE Transactions on Device and Materials Reliability (TDMR), Vol. 13, Issue 1, March 2013.
- M. Ebrahimi, S.G. Miremadi, H. Asadi, and M. Fazeli, “A Low Cost Scan Chain-Based Technique to Recover Multiple Errors in TMR Systems”, IEEE Transactions on Very Large Scale Integration Systems (TVLSI), Vol. 21, Issue 8, Aug. 2013.
- H. Asadi and M. B. Tahoori, M. Fazeli, and S.G. Miremadi, “Efficient Algorithms to Accurately Compute Derating Factors of Digital Circuits", Elsevier Microelectronics Reliability, Vol. 52, No. 6, June 2012.
- H. Asadi and M.B. Tahoori, “Soft Error Modeling and Remediation Techniques in ASIC Designs”, Elsevier Journal of Microelectronics Engineering, Vo. 41, No. 8, Aug. 2010.
- M.B. Tahoori, H. Asadi, B. Mullins, and D. Kaeli, “Obtaining FPGA Soft Error Rate in High Performance Information Systems,” Elsevier Microelectronics Reliability, Volume 49, Issue 5, May 2009.
- H. Asadi, M.B. Tahoori, B. Mullins, D. Kaeli, and K. Granlund, “Soft Error Susceptibility Analysis of SRAM-Based FPGAs in High-Performance Information Systems,” IEEE Transactions on Nuclear Science (TNS), December 2007.
- H. Asadi and M.B. Tahoori, “Analytical Techniques for Soft Error Rate Modeling and Mitigation of FPGA-Based Designs”, IEEE Transactions on Very Large Scale Integration Systems (TVLSI), December 2007.
- H. Asadi, A.R. Ejlali, and S.G. Miremadi, “Fast Co-Verification of HDL Models,” Elsevier Journal of Microelectronic Engineering, Vol. 48, Issue 2, pp. 218-228, Feb. 2007.
- V. Sridharan, H. Asadi, M. B. Tahoori, and D. Kaeli, “Reducing Data Cache Susceptibility to Soft Errors,” IEEE Transactions on Dependable and Secure Computing (TDSC), Nov.-Dec. 2006.
Rigorously Refereed Conference Papers (Acceptance Rate: 10% ~ 40%)
- R. Salkhordeh, F. Schuhknecht, H. Asadi, S. Eiden, and A. Brinkmann, “No Time to Halt: In-Situ Analysis for Large-Scale Data Processing via Virtual Snapshotting,” International Conference on Extending Database Technology, Barcelona, March 2025.
- E. Borba, R. Salkhordeh, S. Mimouni, E. Tavares, P. Maciel, H. Asadi, and A. Brinkmann, “A Hierarchical Modeling Approach for Assessing the Reliability and Performability of Burst Buffers,” 37th GI/IT International Conference on Architecture of Computing Systems (ARCS), Potsdam, LNCS, V 14842, Germany, May 2024.
- M. Ajdari, P. Peykani Sani, A. Moradi, M. Khanalizadi Imani, A. H. Bazkhaneh, and H. Asadi, “Re-architecting I/O Caches for Emerging Fast Storage Devices,” ACM International Conference on Architectural Support for Programming Languages and Operating Systems (ASPLOS), Vancouver, BC, Canada, March 2023.
- M. Ajdari, P. Raaf, M. Kishani, R. Salkhordeh, H. Asadi, and A. Brinkmann, “An Enterprise-Grade Open-Source Data Reduction Architecture for All-Flash Storage Systems,” ACM SIGMETRICS, Mumbai, India, June 2022.
- M. Kishani, Z. Becvar, M. Nikooroo, and H. Asadi, “Reducing Storage and Communication Latencies in Vehicular Edge Cloud,” European Conference on Networks and Communications (EuCNC) & 6G Summit, Grenoble, France, June 2022.
- M. Kishani, Z. Becvar, and H. Asadi, “PADSA: Priority-Aware Block Data Storage Architecture for Edge Cloud Serving Autonomous Vehicles”, IEEE Vehicular Networking Conference (VNC), November 2021.
-
M. Hadizadeh, E. Cheshmikhani, and H. Asadi, “STAIR: High Reliable STT-MRAM Aware Multi-Level I/O Cache Architecture by Adaptive ECC Allocation”, IEEE/ACM Design, Automation and Test in Europe Conference (DATE), Grenoble, France, March 2020.
-
Z. Seifoori, H. Asadi, and M. Stojilovic, “A Machine Learning Approach for Power Gating the FPGA Routing Network”, IEEE International Conference on Field-Programmable Technology (ICFPT), Tianjin, China, Dec. 2019.
-
S. Ahmadian, R. Salkhordeh, and H. Asadi, “LBICA: A Load Balancer for I/O Cache Architectures”, IEEE/ACM Design, Automation and Test in Europe Conference (DATE), Florence, Italy, March 2019.
-
E. Cheshmikhani, H. Farbeh, and H. Asadi, “Enhancing Reliability of STT-MRAM Caches by Eliminating Read Disturbance Accumulation”, IEEE/ACM Design, Automation and Test in Europe Conference (DATE), Florence, Italy, March 2019 (Best Paper Award).
-
E. Cheshmikhani, H. Farbeh, and H. Asadi, “ROBIN: Incremental Oblique Interleaved ECC for Reliability Improvement in STT-MRAM Caches”, 24th IEEE Asia and South Pacific Design Automation Conference (ASP-DAC), Tokyo, Japan, Jan. 2019.
-
S. Ahmadian, O. Mutlu, and H. Asadi, “ECI-Cache: A High-Endurance and Cost-Efficient I/O Caching Scheme for Virtualized Platforms”, ACM SIGMETRICS, Irvine, California, June 2018 (*Proceedings will be published in a special issue by ACM POMACS; **Also listed in the journal papers).
-
S. Ahmadian, F. Taheri, M. Lotfi, M. Karimi, and H. Asadi, “Investigating Power Outage Effects on Reliability of Solid-State Drives”, IEEE/ACM Design, Automation and Test in Europe Conference (DATE), Dresden, Germany, March 2018.
- Z. Seifoori, B. Khaleghi, and H. Asadi, "A Power Gating Switch Box Architecture in Routing Network of SRAM-Based FPGAs in Dark Silicon Era", IEEE/ACM Design, Automation and Test in Europe Conference (DATE), Lausanne, Switzerland, March 2017.
- M. Kishani, R. Eftekhari, and H. Asadi, "Evaluating Impact of Human Errors on the Availability of Data Storage Systems", IEEE/ACM Design, Automation and Test in Europe Conference (DATE), Lausanne, Switzerland, March 2017.
- B. Khaleghi, B. Omidi, H. Amrouch, J. Henkel, and H. Asadi, “Stress-Aware Routing to Mitigate Aging Effects in SRAM-based FPGAs,” 26th International Conference on Field Programmable Logic and Applications (FPL), Lausanne, Switzerland, Sep. 2016.
- Reza Salkhordeh and H. Asadi, “An Operating System Level Data Migration Scheme in Hybrid DRAM-NVM Memory Architecture,” IEEE/ACM Design, Automation and Test in Europe Conference (DATE), Dresden, Germany, March 2016.
- I. Ahmadpour, B. Khaleghi, and H. Asadi, An Efficient Reconfigurable Architecture by Characterizing Most Frequent Logic Functions, 25th International Conference on Field Programmable Logic and Applications (FPL), London, UK, Sep. 2015.
- M. Tarihi, H. Asadi, and H. Sarbazi-Azad, DiskAccel: Accelerating Disk-Based Experiments by Representative Sampling, ACM SIGMETRICS, Portland, Oregon, June 2015 (*Proceedings will be published in a special issue by ACM Performance Evaluation Review; **Also listed in the journal papers).
- A. Ahari, H. Asadi, B. Khaleghi, Z. Ebrahimi, and M. B. Tahoori, "Towards Dark Silicon Era in FPGAs Using Complementary Hard Logic Design," 24th International Conference on Field Programmable Logic and Applications (FPL), Munich, Germany, Sep. 2014.
- A. Ahari, H. Asadi, and M. Tahoori, "Emerging Non-Volatile Memory Technologies for Future Low Power Reconfigurable System", International Symposium on Reconfigurable Communication-centric Systems-on-Chip (ReCoSoC), Montpellier, France, May 2014 (Invited Paper).
- A. Ahari, H. Asadi, B. Khaleghi, and M. B. Tahoori, “A Power-Efficient Reconfigurable Architecture Using PCM Configuration Technology,” IEEE/ACM Design, Automation and Test in Europe Conference (DATE’14), Dresden, Germany, March 2014.
- S. Alinezhad, S.G. Miremadi, and H. Asadi “On Endurance of Erasure Codes in SSD-Based Storage Systems,” 17th CSI International Symposium on Computer Architecture & Digital Systems (CADS), Tehran, Oct. 2013.
- A.M Hosseini Monazzah, H. Farbeh, S.G. Miremadi, M. Fazeli, and H. Asadi, “FTSPM: A Fault-Tolerant ScratchPad Memory,” IEEE/IFIP Intl. Conf. on Dependable Systems and Networks (DSN), Budapest, Hungary, June 2013.
- M. Ebrahimi, H. Asadi, M.B. Tahoori, “A Layout-based Approach for Multiple Event Transient Analysis,” 50th Design Automation Conference (DAC), Austin, TX, June 2013.
- M. H. Hajkazemi, A. Baniasadi, and H. Asadi, “FARHAD: a Fault-Tolerant Power-Aware Hybrid Adder for Add Intensive Applications”, 24th IEEE International Conference on Application-specific Systems, Architectures and Processors (ASAP), Washington D.C., June 2013.
- M. Ebrahimi, L. Chen, H. Asadi, M.B. Tahoori, "CLASS: Combined Logic and Architectural Soft Error Sensitivity Analysis", 18th Asia and South Pacific Design Automation Conference (ASP-DAC), Yokohama, Japan, Jan. 2013.
- M. Fazeli, S.N. Ahmadian, S.G. Miremadi, H. Asadi, and M. B. Tahoori, “Soft Error Rate Estimation of Digital Circuits in the Presence of Multiple Event Transients (METs)”, IEEE/ACM Design, Automation and Test in Europe Conference (DATE’11), France, March 2011.
- M. Ebrahimi, S.G. Miremadi, and H. Asadi, “ScTMR: A Scan Chain-Based Error Recovery Technique for TMR Systems in Safety-Critical Applications”, IEEE/ACM Design, Automation and Test in Europe Conference (DATE’11), France, March 2011.
- A. Haghdoost, A. Baniasadi, and H. Asadi, “System-Level Vulnerability Estimation for Cache Memories,” 16th IEEE Pacific Rim International Symposium on Dependable Computing (PRDC10), Tokyo, Japan, Dec. 2010.
- M. Fazeli, S.G. Miremadi, H. Asadi, and S.N. Ahmadian, “A Fast and Accurate Multi-Cycle Soft Error Rate Estimation Approach to Resilient Embedded Systems Design”, IEEE/IFIP Intl. Conf. on Dependable Systems and Networks, (DSN-2010), Chicago, USA, 2010.
- A. Haghdoost, H. Asadi, and A. Baniasadi, “Using Input-to-Output Masking for System-Level Vulnerability Estimation in High-Performance Processors,” The 15th CSI Intl. Conf. on Computer Architecture & Digital Systems (CADS), Tehran, Sept. 2010, (Best Paper Award).
- M. Fazeli, S.G. Miremadi, H. Asadi, and M. B. Tahoori, “A Fast Analytical Approach to Multi-Cycle Soft Error Rate Estimation of Sequential Circuits”, 13th EUROMICRO Conference on Digital System Design, Lille, France, Sept. 2010.
- H. Asadi, A. Haghdoost, and R. Eftekhari, “Availability Impact of Hard and Soft Failures in Enterprise Storage Systems”, Fast Abstract in IEEE/IFIP Intl. Conf. on Dependable Systems and Networks (DSN-2010), Chicago, USA, 2010.
- H. Asadi, and M. B. Tahoori, and C. Tirumurti, “Estimating Error Propagation Probabilities with Bounded Variances,” IEEE Intl. Symp. On Defect and Fault Tolerance in VLSI Systems (DFT), Rome, Italy, Sept. 2007.
- B. Mullins, H. Asadi, M.B. Tahoori, D. Kaeli, K. Granlund, and R. Bauer, “Case Study: Soft Error Rate Analysis in Storage Systems”, IEEE VLSI Test Symp. (VTS07), Berkeley, CA, May 2007.
- H. Asadi and M.B. Tahoori, “Soft Error Derating Computation in Sequential Circuits”, IEEE/ACM Intl. Conference on Computer Aided Design (ICCAD), San Jose, CA, November 2006.
- H. Asadi and M. B. Tahoori, “Soft Error Hardening for Logic-Level Designs”, IEEE Intl. Symp. on Circuits and Systems (ISCAS), Kos, Greece, May 2006.
- H. Asadi, V. Sridharan, M. B. Tahoori, and D. Kaeli, “Vulnerability Analysis of L2 Cache Elements to Single Event Upsets,” IEEE/ACM Design, Automation and Test in Europe Conference (DATE’06), Germany, March 2006.
- H. Asadi, V. Sridharan, M. B. Tahoori, and D. Kaeli, “Reliability Tradeoffs in Design of Cache Memories,” Workshop on Architectural Reliability (WAR-1), held in conj. with MICRO-38, Barcelona, Spain, Nov. 2005.
- H. Asadi and M. B. Tahoori, “Soft Error Modeling and Protection for Sequential Elements”, IEEE Intl. Symp. On Defect and Fault Tolerance in VLSI Systems (DFT), pp. 463-471, Monterey, CA, Oct. 2005.
- H. Asadi and M. B. Tahoori, “Soft Error Mitigation for SRAM-Based FPGAs,” IEEE VLSI Test Symp. (VTS05), Palm Springs, CA, May 2005.
- H. Asadi and M. B. Tahoori, “An Analytical Approach for Soft Error Rate Estimation in Digital Circuits,” IEEE Intl. Symp. on Circuits and Systems (ISCAS), pp. 2991-2994, Kobe, Japan, May 2005.
- H. Asadi, V. Sridharan, M. B. Tahoori, and D. Kaeli, “Balancing Reliability and Performance in the Memory Hierarchy,” IEEE Intl. Symp. on Performance Analysis of Systems and Software (ISPASS05), Austin, Texas, March 2005.
- H. Asadi and M. B. Tahoori, “An Accurate SER Estimation Method Based on Propagation Probability,” IEEE/ACM Design, Automation and Test in Europe Conference (DATE’05), March 2005.
- H. Asadi and M. B. Tahoori, “Soft Error Rate Estimation and Mitigation for SRAM-Based FPGAs,” ACM Intl. Symp. on Field-Programmable Gate Arrays (FPGA-2005) , Monterey, CA, Feb. 2005.
- H. Asadi, S.G. Miremadi, H.R. Zarandi, and A.R. Ejlali, “Evaluation of Fault-Tolerant Designs implemented on SRAM-Based FPGAs,” IEEE/IFIP Pacific Rim Intl. Symp. on Dependable Computing (PRDC2004), Papeete, Tahiti, March, 2004.
- A.R. Ejlali, S.G. Miremadi, H.R. Zarandi, H. Asadi, and S. Sarmadi, “A Hybrid Fault Injection Approach Based on Simulation and Emulation Co-operation,” IEEE/IFIP Intl. Conf. on Dependable Systems and Networks, (DSN-2003), San Francisco, June 2003.
- H. Asadi, S.G. Miremadi, H.R. Zarandi, and A.R. Ejlali, “Fault Injection into SRAM-Based FPGAs for the Analysis of SEU Effects,” IEEE Intl. Conference on Field programmable Technology (FPT-2003), pp. 428-430, Tokyo, Japan, December 2003.
- S. Sarmadi, S.G. Miremadi, H. Asadi, and A. R. Ejlali, “Fast Prototyping with Co-Operation of Simulation and Emulation,” Lecture Notes in Computer Science (LNCS), Springer-Verlag [12th Intl. Conf. on Field Programmable Logic and Applications (FPL-2002)], Vol. 2438, M. Glesner & P. Zipf (Eds), Springer 2002.
- S.G. Miremadi, S. Sarmadi, and H. Asadi, “Speedup Analysis in Simulation-Emulation Co-Operation,” IEEE Intl. Conference on Field programmable Technology (FPT’02), pp. 394-398, Hong Kong, Dec 2002.
Other Publications
- B. Mullins, H. Asadi, M.B. Tahoori, D. Kaeli, “Soft Error Rate Analysis in Storage Systems”, IEEE Boston Area Architecture (BARC) Workshop, Jan. 2007.
- H. Asadi and M. B. Tahoori, “Timing-Logic Derating Computation Using Event Propagation Probabilities”, 2nd Workshop on System Effects o Logic Soft Errors (SELSE 2), Urbana-Champaign, IL, April 2006.
- H. Asadi and M. Hashempour, “Hardening Techniques in CMOS Combinational Logic”, IEEE 14th North Atlantic Test Workshop (NATW05), Essex Junction, VT, May 2005.
- H. Asadi, V. Sridharan, M. B. Tahoori, and D. Kaeli, “Balancing Reliability and Performance in the Memory Hierarchy,” IEEE Boston Area Architecture (BARC) Workshop, Feb. 2005.
- H. Asadi and S.G. Miremadi, “Co-Verification of Partially Synthesizable Models,” IEEE 13th North Atlantic Test Workshop (NATW04), pp. 71-78, Essex Junction, VT, May 2004.
- H. Asadi and M. B. Tahoori, “An Analytical Approach for Soft Error Rate Estimation of SRAM-Based FPGAs,” MAPLD04 Conference, Washington DC, September 2004.
- S. Hessabi, A. Ahmadinia, H. Asadi, S. Sarmadi, and M. Gudarzi, “Co-FFT Design: FFT Implementation on CSoC,” IEEE-TTTC Intl. Conference on Automation, Quality and Testing, Robotics (AQTR-2002), pp. 312-317, Romania, May 2002.
- H. Asadi, S.G. Miremadi, S. Sarmadi, and A. R. Ejlali, “Speeding up Design Verification Using Co-Operation of Simulation and Emulation,” IEEE-TTTC Intl. Conf. on Automation, Quality and Testing, Robotics (AQTR-2002), Romania, 2002.
Publications in Farsi
- M. Kishani and H. Asadi, “Investigation of Human-Error Impact on Dependability of Data Storage Systems”, The CSI Journal on Computing Science and Information Technology, Vol. 18, No. 1, October 2020. [in Farsi]
- M. Hadizadeh, R. Salkhordeh, H. Asadi, “Improving Hybrid Multi-Level I/O Cache Lifetime Using Conservative Cache Management”, Journal of Soft Computing and Information Technology (JSCIT), Vol. 9, Issue 2, Summer 2020. [in Farsi]
- M. Hadizadeh, R. Salkhordeh, H. Asadi, “Enhancing I/O Cache Lifetime Using Hybrid Multi-Level Architecture”, The CSI Journal on Computing Science and Information Technology, Vol. 17, No. 1, 2019. [in Farsi]
- H. Asadi, "Use of Simulation-Emulation Co-operation for Speeding Up the Evaluation of VHDL-Based Digital Systems, Sharif University of Technology", Sharif Univ. of Tech., Technical Report, M.Sc. Thesis, 2002. [in Farsi]
- H. Asadi, "Design and Implementation of Analog Tester including Opamps, Mulivibrators and Regulators", Sharif University of Technology, Department of Computer Engineering, Technical Report, B.Sc. Thesis, 2000. [in Farsi]
Technical Reports
- H. Asadi, “Soft Error Modeling and Remediation in Digital Systems”, PhD Thesis, Department of Electrical & Computer Engineering, Northeastern University, Boston, MA, 2007.
- A. Ahmadinia, S. Sarmadi, H. Asadi, "FFT Co-Design on SoC", Sharif University of Technology, Department of Computer Engineering, Sharif Univ. of Tech., Technical Report, 2001.